Technical Document
Specifications
Brand
Texas InstrumentsLogic Family
LVC
Logic Function
D Type
Input Type
Single Ended
Output Signal Type
Single Ended
Triggering Type
Positive Edge
Polarity
Non-Inverting
Mounting Type
Surface Mount
Package Type
SC-70
Pin Count
5
Number of Elements per Chip
1
Maximum Propagation Delay Time @ Maximum CL
5 ns @ 3.3 V
Maximum Operating Supply Voltage
5.5 V
Dimensions
2 x 1.25 x 0.9mm
Maximum Operating Temperature
+85 °C
Propagation Delay Test Condition
50pF
Length
2mm
Height
0.9mm
Width
1.25mm
Minimum Operating Temperature
-40 °C
Minimum Operating Supply Voltage
1.65 V
Product details
74LVC1G Family, Texas Instruments
Low-Voltage CMOS logic
Single gate package
Operating Voltage: 1.65 to 5.5 V
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 100 mA per JESD 78 Class II
ESD protection exceeds JESD 22
74LVC Family
Stock information temporarily unavailable.
Please check again later.
P.O.A.
250
P.O.A.
250
Technical Document
Specifications
Brand
Texas InstrumentsLogic Family
LVC
Logic Function
D Type
Input Type
Single Ended
Output Signal Type
Single Ended
Triggering Type
Positive Edge
Polarity
Non-Inverting
Mounting Type
Surface Mount
Package Type
SC-70
Pin Count
5
Number of Elements per Chip
1
Maximum Propagation Delay Time @ Maximum CL
5 ns @ 3.3 V
Maximum Operating Supply Voltage
5.5 V
Dimensions
2 x 1.25 x 0.9mm
Maximum Operating Temperature
+85 °C
Propagation Delay Test Condition
50pF
Length
2mm
Height
0.9mm
Width
1.25mm
Minimum Operating Temperature
-40 °C
Minimum Operating Supply Voltage
1.65 V
Product details
74LVC1G Family, Texas Instruments
Low-Voltage CMOS logic
Single gate package
Operating Voltage: 1.65 to 5.5 V
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 100 mA per JESD 78 Class II
ESD protection exceeds JESD 22